CSS 422 Hardware and Computer Organization

# Digital Logic

Professor: Yang Peng

The slides are re-produced by the courtesy of Dr. Arnie Berger and Dr. Wooyoung Kim



### Topic

Chapter 1, 2, 3 by Berger Chapter 3 by Null

- Digital Logic and Combinational Circuit
  - Logic and Gates
  - K-maps and Boolean equation
  - Combinational Circuit Design



### **Integrated Circuits**

• Integrated Circuits (IC) consist of gates



- Gate is an electronic circuit: the fundamental building blocks of digital systems
- Simple gates are combined to create more complex functions



### NAND Gate Example





### Gate and Logic

- Digital computers use the binary system
  - ALL digital computers are collections of switches made from transistors
  - A switch is ON or OFF
- Principles of Logic (a branch of Philosophy) are useful to describe the digital circuits in computers
  - True/False, 1/0, On/OFF, High/Low all describe the same possible states of a digital system





### **Logical Gates**

- The *Gate* is the basic element of all digital systems
  - Three types of gates form the "atomic" elements



$$C = A \cdot B$$

C is TRUE if A is TRUE AND B is TRUE



$$C = A + B$$

C = A + B C is TRUE if A is TRUE OR B is TRUE



$$B = A$$

B is TRUE if A is FALSE



## Exclusive OR (XOR) Gate



C is FALSE if A == B



# Logic and Gate

| Name | Graphical Symbol      | Algebraic<br>Function     | Truth Table                   |
|------|-----------------------|---------------------------|-------------------------------|
| AND  | A F                   | F = A • B<br>or<br>F = AB | A B F 0 0 0 0 1 0 1 0 0 1 1 1 |
| OR   | $A \longrightarrow F$ | F = A + B                 | A B F 0 0 0 0 1 1 1 0 1 1 1 1 |
| NOT  | $A \longrightarrow F$ | F = A<br>or<br>F = A'     | A F<br>0 1<br>1 0             |
| NAND | A B F                 | $F = \overline{AB}$       | A B F 0 0 1 0 1 1 1 0 1 1 1 0 |
| NOR  | $A \longrightarrow F$ | $F = \overline{A + B}$    | A B F 0 0 1 0 1 0 1 0 0 1 1 0 |
| XOR  | $A \longrightarrow F$ | $F = A \oplus B$          | A B F 0 0 0 0 1 1 1 0 1 1 1 0 |



### Logical DNA

AND—TS
OR—AND
TS —NOT

OR-TS NOT- OR AND-NOT TS-AND

NOT-OR OR— TS AND—NOT NOT—TS

OR-TS AND—NOT OR—AND

# Basic Identities of Boolean Algebra

| Basic Postulates                                                                                                   |                                                                                                              |                    |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|--|
| $A \cdot B = B \cdot A$                                                                                            | A + B = B + A                                                                                                | Commutative Laws   |  |  |  |  |
| $\mathbf{A} \bullet (\mathbf{B} + \mathbf{C}) = (\mathbf{A} \bullet \mathbf{B}) + (\mathbf{A} \bullet \mathbf{C})$ | $\mathbf{A} + (\mathbf{B} \bullet \mathbf{C}) = (\mathbf{A} + \mathbf{B}) \bullet (\mathbf{A} + \mathbf{C})$ | Distributive Laws  |  |  |  |  |
| 1 • A = A                                                                                                          | 0 + A = A                                                                                                    | Identity Elements  |  |  |  |  |
| $\mathbf{A} \cdot \overline{\mathbf{A}} = 0$                                                                       | $A + \overline{A} = 1$                                                                                       | Inverse Elements   |  |  |  |  |
|                                                                                                                    | Other Identities                                                                                             |                    |  |  |  |  |
| 0 • A = 0                                                                                                          | 1 + A = 1                                                                                                    |                    |  |  |  |  |
| $A \cdot A = A$                                                                                                    | A + A = A                                                                                                    |                    |  |  |  |  |
| $\mathbf{A} \bullet (\mathbf{B} \bullet \mathbf{C}) = (\mathbf{A} \bullet \mathbf{B}) \bullet \mathbf{C}$          | A + (B + C) = (A + B) + C                                                                                    | Associative Laws   |  |  |  |  |
| $\overline{\mathbf{A} \cdot \mathbf{B}} = \overline{\mathbf{A}} + \overline{\mathbf{B}}$                           | $\overline{A + B} = \overline{A} \cdot \overline{B}$                                                         | DeMorgan's Theorem |  |  |  |  |



### From Circuit to Boolean Equation

• We can easily interpret the function of a given circuit







# How to build a circuit with some given logic?

### Designing a Digital System

• We can use the concept of a **Truth Table** as a design tool



3 X 8 line decoder

 Suppose that we want to design a digital system, such as the above "line decoder" (used for line selection)

$$abc = 000 \rightarrow D0 = 1$$
 $abc = 100 \rightarrow D4 = 1$ 
 $abc = 001 \rightarrow D1 = 1$ 
 $abc = 101 \rightarrow D5 = 1$ 
 $abc = 010 \rightarrow D2 = 1$ 
 $abc = 110 \rightarrow D6 = 1$ 
 $abc = 011 \rightarrow D3 = 1$ 
 $abc = 111 \rightarrow D7 = 1$ 



### Design a Circuit

- Designing a digital system starts from designing a chip, which consists of a number of gates (simple or combinational)
- Gates are composed of, Inputs, Outputs and Logic Gates (the tree atomic gates, AND, OR, NOT)
- How to start?
- 1. Based on the purpose of the system, decide the **number of inputs** and the **number of outputs** (inputs and outputs are binary: on / off)
  - Figure out how many bits needed for input and output
- 2. Draw a **truth table** for each input combination and output combination
  - For example, how many combinations for three bits of input? Derive a Boolean equation for each output
- 3. Connect inputs to outputs using logic gates
- **4. Test** if your circuit matches with the design the logic in truth table



- Decide the number of inputs and the number of outputs (inputs and outputs are binary)
  - Three bits for input, eight bits for output





#### 2. Draw a truth table for each input combination and output combination

abc = 000 
$$\rightarrow$$
 D0 =1  
abc = 001  $\rightarrow$  D1 =1  
abc = 010  $\rightarrow$  D2= 1  
abc = 011  $\rightarrow$  D3= 1  
abc = 100  $\rightarrow$  D4 =1  
abc = 101  $\rightarrow$  D5 =1  
abc = 110  $\rightarrow$  D6= 1  
abc = 111  $\rightarrow$  D7= 1

| а | b | С | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |



#### 3. Derive a Boolean equation for each output

| а | b | С | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 0 | 1 | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 0 | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  |
| 0 | 1 | 1 | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 0  | 0  | 0  | 1  | 0  | 0  | 0  |
| 1 | 0 | 1 | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 0  |
| 1 | 1 | 0 | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 1 | 1 | 1 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |



Obtain Boolean equation for each output

```
D0 = \sima \simb \simc

D1 = \sima \simb c

D2 = \sima b \simc

D3 = \sima b c

D4 = a \simb \simc

D5 = a \simb c

D6 = a b \simc (I will use \sim instead of -, easier to type...)

D7 = a b c
```



#### 4. Connect inputs to out using logic gates

 $D0 = \sim a \sim b \sim c$ 

 $D1 = \sim a \sim b c$ 

 $D2 = \sim a b \sim c$ 

 $D3 = \sim a b c$ 

 $D4 = a \sim b \sim c$ 

 $D5 = a \sim b c$ 

 $D6 = a b \sim c$ 

D7 = abc





#### 5. Test! (Use Logisim)

abc = 000 
$$\rightarrow$$
 D0 =1  
abc = 001  $\rightarrow$  D1 =1  
abc = 010  $\rightarrow$  D2= 1  
abc = 011  $\rightarrow$  D3= 1  
abc = 100  $\rightarrow$  D4 =1  
abc = 101  $\rightarrow$  D5 =1  
abc = 110  $\rightarrow$  D6= 1  
abc = 111  $\rightarrow$  D7= 1



### **Another Example**

| A | В | С | X |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

- Suppose you have to design a circuit system that produces the output X based on the three inputs: A, B, and C
- Draw the circuit diagram for this system



# Please Review Boolean Algebra!

Null's Chapter 3.2 Berger's Chapter 3



### Karnaugh Maps

- We want to systematically derive a Boolean equation from a truth table
- The Karnaugh Map (pronounced "car know") is a graphical method of simplifying the "Sum of Products" (minterm) truth table
- Based upon Boolean algebra simplification AB + A~B = A
  - Why?
    - First Distributive Law: A (B+C) = (AB) + (AC)
    - Third Law of Complementation: B + ~B = 1
    - Finally: **A·1** = **A**
- Therefore

$$AB + A^{\sim}B = A (B + ^{\sim}B) = A \cdot 1 = A$$

• <a href="http://sourceforge.net/projects/k-map/files/k-map/0.4/Kmap-04-setup.exe/download">http://sourceforge.net/projects/k-map/files/k-map/0.4/Kmap-04-setup.exe/download</a>



### Karnaugh Maps – 2

- For each output, you have to build one k-map
- For the 3 x 8 line decoder, we need eight k-maps
- Rules for building a Karnaugh Map of a truth table
  - Rule 1: # cells = # of possible combinations of input variables
    - The number of cells = 2<sup>(NUMBER OF INPUT VARIABLES)</sup>
    - For example,
      - 3 input variables: A, B, C =  $2^3$  = 8 cells
      - 4 input variables: A, B, C, D =  $2^4$  = 16 cells
      - 5 input variables: A, B, C, D, E =  $2^5$  = 32 cells
  - Rule 2: The horizontal and vertical axes are labeled such that only one variable changes from complemented to un-complemented ( or vice versa) as you go across or down
    - The first and last cells in a row or in a column are considered to be adjacent to each other

### Karnaugh Maps – 3

K-Map for 3 input variables



K-Map for 4 input variables



K-Map for 5 input variables

| ~    | A~B~C | ~A~BC | ~ABC | ~AB~C | AB~C | ABC A | A~BC | A~B~C |
|------|-------|-------|------|-------|------|-------|------|-------|
| ~D~E |       |       |      |       |      |       |      |       |
| ~DE  |       |       |      |       |      |       |      |       |
| DE   |       |       |      |       |      |       |      |       |
| D~E  |       |       |      |       |      |       |      |       |

#### Note:

- 1- The colored lines are actually adjacent to each other
- 2- The corner cells are adjacent
- 3- The variables are organized so that only one variable changes as you go from cell to cell, including the opposite ends
- 4- Diagonals are not adjacent



### Simplification using K-Maps

- 1. Construct one Karnaugh Map for each output variable
- 2. Place a "1" in every cell that has a 1 in the corresponding row of the truth table
- 3. Form **the largest possible loops** of cells containing 1, 2, 4, 8,16, etc., **adjacent** "1" terms
- 4. Any cell can be involved in any number of loops, but each new loop must contain at least one entry that is not contained in any other loop, in order to avoid a redundant loop
  - "loop within loop" is NOT ALLOWED!
- Inspect the map for any loops whose terms are all enclosed in other loops and remove those loops
- 6. Each loop represents a simplified minterm (sum of product) of the logic equation
  - Simplify the loop by removing any variable that appears in its complemented and un-complemented form



3. Derive a Boolean equation for each output

#### K-Map for 3 input variables



Focus on one output (D0) at a time

- 1. Fill out the cells which have 1 only (others are zero)
- 2. Read the cell with 1:  $D0 = a \sim b \sim c$

Note:  $\sim$ (ab) is not equal to  $\sim$ a $\sim$ b  $\sim$ (ab) =  $\sim$ a +  $\sim$ b

| а | b | С | D0 |
|---|---|---|----|
| 0 | 0 | 0 | 1  |
| 0 | 0 | 1 | 0  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 0  |
| 1 | 1 | 1 | 0  |



• Do it for each output

#### K-Map for 3 input variables



 $D1 = \sim a \sim b c$ 

| а | b | С | D1 |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1  |
| 0 | 1 | 0 | 0  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 0 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 0  |
| 1 | 1 | 1 | 0  |



### K-Map Examples



This K-Map has three loops. Notice that the yellow loop is actually adjacent.

The equation is  $X = ^AC + ^BC + ABC$ 



This K-Map first appears to have two loops. The diagonal are not adjacent,

but by first rotating the map around the vertical axis and then around a

horizontal axis, we can cluster the four terms into a single 2 by 2 loop.

The equation is  $X = {^{\sim}B^{\sim}D}$ 



### K-Map Examples – 2



This K-Map can really be simplified.



Here we have two loops. The blue loop wraps around the top and bottom edges, enclosing 8 terms, and the red loop encloses one column of 4 terms. The equation is

$$X = ^D + ^AB$$



### Simplification using K-Map





# Designing the Hardware





### Prove Algebraically

```
Step 1: x = ^AB^C + A^B^C + A^BC + AB^C
                                                             //From Truth Table
Step 2: x = ^AB^C + AB^C + A^B(^C + C)
                                                             // First Distributive Law
Step 3: x = ^A B^C + AB^C + A^B
                                                             // Law of Complementation
Step 4: x = ^A B^C + A(B^C + ^B)
                                                             // First Distributive Law
Step 5: x = ^AB^C + A[(^B+^C)(^B + B)]
                                                             // Second Distributive Law
Step 6: x = ^AB^C + A(^B+^C)
                                                             // Law of Complementation
Step 7: x = ^AB^C + A^B + A^C
                                                             // First Distributive Law
Step 8: x = {^{\sim}B}({^{\sim}A}{^{\sim}C} + A) + A{^{\sim}C}
                                                             // First Distributive Law
Step 9: x = {^{\sim}B[(^{\sim}A+A)(^{\sim}C+A)]} + A^{\sim}C
                                                             // Second Distributive Law
Step 10:x = {^{\sim}B({^{\sim}C} + A)} + A{^{\sim}C}
                                                             // First Distributive Law
Step 11:x = {^{\sim}B^{\sim}C} + {^{\sim}BA} + {^{\sim}C}
                                                             // First Distributive Law
```

W

### **Another Example**

| А                                    | В                          | С                                         | D                                    | Χ                               |
|--------------------------------------|----------------------------|-------------------------------------------|--------------------------------------|---------------------------------|
| 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | 0                          | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0 | 0                                    | 0<br>0                          |
| 1                                    | 0                          | 0                                         | 0                                    | 0                               |
| 0                                    | 1                          | 0                                         | 0<br>0<br>0<br>0<br>0<br>0<br>1<br>1 | 0<br>1<br>0<br>1<br>0<br>1<br>1 |
| 1                                    | 1<br>0<br>0<br>1<br>1<br>0 | 0                                         | 0                                    | 1                               |
| 0                                    | 0                          | 1                                         | 0                                    | 0                               |
| 1                                    | 0                          | 1                                         | 0                                    | 1                               |
| 0                                    | 1                          | 1                                         | 0                                    | 0                               |
| 1                                    | 1                          | 1                                         | 0                                    | 1                               |
| 0                                    | 0                          | 0                                         | 1                                    | 1                               |
| 1                                    | 0                          | 0                                         | 1                                    | 0                               |
| 0                                    | 1                          | 0                                         | 1                                    | 1                               |
| 1                                    | 1                          | 0                                         | 1                                    | 0                               |
| 0                                    | 0                          | 1                                         | 1                                    | 1                               |
| 0 1 0 1                              | 0 0 1 1                    | 1                                         | 1<br>1<br>1                          | 1 0 1 0                         |
| 0                                    | 1                          | 1                                         | 1                                    | 1                               |
| 1                                    | 1                          | 1                                         | 1                                    | 0                               |

- 1.  $X = AB \sim C \sim D + A \sim BC \sim D + AB \sim CD + AB \sim CD + AB \sim CD + AB \sim AB \sim CD + AB \sim C$
- 2.  $X = AB \sim D( \sim C + C ) + A \sim BC \sim D + \sim A \sim CD ( \sim B + B ) + \sim ACD( B + \sim B )$
- 3.  $X = AB \sim D + A \sim BC \sim D + \sim AD(C + \sim C)$
- 4.  $X = AB \sim D + A \sim BC \sim D + \sim AD$
- 5.  $X = A \sim D(B + \sim BC) + \sim AD$
- 6.  $X = A \sim D(C + B) + \sim AD //Second Distributive Law$



 $X = ^AD + AB^D + AC^D$ 



### Revisit K-maps

- What if there is a "don't care" condition?
  - The **output** could be either 0 or 1, but the value will not affect the system logic. So, we don't care about this output!

 Some system produces an output that we "Do not care!"

How to design such systems with K-maps?



# K-Map with "don't care" Condition

|      | ~A~B | ~AB | AB | A~B |
|------|------|-----|----|-----|
| ~C~D |      |     | X  |     |
| ~CD  |      | 1   | X  |     |
| CD   |      | X   | 1  |     |
| C~D  | x    |     | 1  |     |

- X can be 0 or 1
- Choose so the expression can be as simple as possible.
- What's the Boolean equation?



# K-Map with "don't care" Condition



- X can be 0 or 1
- Choose so the expression can be as simple as possible.
- What's the Boolean equation?



ROM: An example of Combinational Circuit



## Read-Only Memory (ROM)

- Memory that is implemented with combinational circuits
  - Combinational circuits are often referred to as "memoryless" circuits because their output depends only on their current input and no history of prior inputs is retained
- Memory unit that performs only the read operation
  - Binary information stored in a ROM is permanent and is created during the fabrication process
  - A given input to the ROM (address lines) always produces the same output (data lines)
  - Because the outputs are a function only of the present inputs, ROM is a combinational circuit



# Read-Only Memory (ROM)

| Input |       |       |       | Output |       |       |       |       |
|-------|-------|-------|-------|--------|-------|-------|-------|-------|
| $X_1$ | $X_2$ | $X_3$ | $X_4$ |        | $Z_1$ | $Z_2$ | $Z_3$ | $Z_4$ |
| 0     | 0     | 0     | 0     |        | 0     | 0     | 0     | 0     |
| 0     | 0     | 0     | 1     |        | 0     | 0     | 0     | 1     |
| 0     | 0     | 1     | 0     |        | 0     | 0     | 1     | 1     |
| 0     | 0     | 1     | 1     |        | 0     | 0     | 1     | 0     |
| 0     | 1     | 0     | 0     |        | 0     | 1     | 1     | 0     |
| 0     | 1     | 0     | 1     |        | 0     | 1     | 1     | 1     |
| 0     | 1     | 1     | 0     |        | 0     | 1     | 0     | 1     |
| 0     | 1     | 1     | 1     |        | 0     | 1     | 0     | 0     |
| 1     | 0     | 0     | 0     |        | 1     | 1     | 0     | 0     |
| 1     | 0     | 0     | 1     |        | 1     | 1     | 0     | 1     |
| 1     | 0     | 1     | 0     |        | 1     | 1     | 1     | 1     |
| 1     | 0     | 1     | 1     |        | 1     | 1     | 1     | 0     |
| 1     | 1     | 0     | 0     |        | 1     | 0     | 1     | 0     |
| 1     | 1     | 0     | 1     |        | 1     | 0     | 1     | 1     |
| 1     | 1     | 1     | 0     |        | 1     | 0     | 0     | 1     |
| 1     | 1     | 1     | 1     |        | 1     | 0     | 0     | 0     |

**Truth Table for a ROM** 



### Memory as Logic



 How many memory locations can you have if you have four input bits?



### More Examples of Combinational Circuit



## Simple Multiplexer (MUX)

The MUX circuit allows one of two (or more) logical signals to be selected





# Multiplexers



A, B, C are control lines to determine:

which one of the eight input lines to be gated.



# Multiplexers – cont'd



(a) An eight-input multiplexer.



(b) The same multiplexer wired to compute the majority function.



### **Decoders**



A 3-to-8 decoder circuit:

Depending on the inputs, only one of eight outputs is 1.



### Comparators



A simple 4-bit comparator.



#### **Arithmetic Circuits**

| Α | В | Sum | Carry |
|---|---|-----|-------|
| 0 | 0 | 0   | 0     |
| 0 | 1 | 1   | 0     |
| 1 | 0 | 1   | 0     |
| 1 | 1 | 0   | 1     |



- (a) Truth table for a half- (b) Logic diagram for a adder.
  - half-adder.



### Arithmetic Circuits – cont'd

| Α | В | Carry<br>in | Sum | Carry<br>out |
|---|---|-------------|-----|--------------|
| 0 | 0 | 0           | 0   | 0            |
| 0 | 0 | 1           | 1   | 0            |
| 0 | 1 | 0           | 1   | 0            |
| 0 | 1 | 1           | 0   | 1            |
| 1 | 0 | 0           | 1   | 0            |
| 1 | 0 | 1           | 0   | 1            |
| 1 | 1 | 0           | 0   | 1            |
| 1 | 1 | 1           | 1   | 1            |



(a)

(b)

(a) Truth table for a full-adder.

(b) Logic diagram for a full-adder.

49



## ALU: Arithmetic Logic Units



1-bit ALU



#### From 1-bit ALU to 8-bit ALU

Eight 1-bit ALU slices connected to make an 8-bit ALU.

The enable and invert signals are not shown for simplicity.





### Summary

- Gate is a fundamental building block of all digital systems
- Logic gates are expressed with Boolean equation
- K-maps are used to derive Boolean equations from a truth table
- Design a digital system (combinational circuit)
  - Draw truth table
  - Draw K-maps to derive Boolean equations
  - Draw a circuit diagram based on the equations
- Decoder, Multiplexer, ALU, comparators are the examples of digital systems